# **Combinatorial Logic Design**

Dr. Igor Ivkovic

iivkovic@uwaterloo.ca

[with material from "Computer Organization and Design" by Patterson and Hennessy, and "Digital Design and Computer Architecture" by Harris and Harris, both published by Morgan Kaufmann]

### **Objectives**

- Introduction to Logic Circuits
- Boolean Equations and Boolean Algebra
- From Logic to Gates
- Additional Circuit Elements
- Karnaugh Maps
- Timing and Glitches

#### Electric Circuit:

Provides a path through which the electrical current can flow

### Logic Circuit:

 An electric circuit that performs logical operations on input signals that carry discrete values

### A logic circuit is composed of:

- Input terminals/nodes
- Output terminals/nodes
- Functional specification
- Timing specification



### Input Terminals / Nodes:

- Wires whose voltage represents a value of a discrete variable
- Three types: Input, Output, and Internal
- Inputs receive values from the external world

### Example:

Input: A, B, C; Output: Y, Z; Internal: n1



#### Circuit Element:

- It is also a circuit with its own inputs, outputs, and specification
- Elements in the example: E1, E2, E3

### Functional Specification:

Describes the relationship between inputs and outputs

### Timing Specification:

Specifies the delay between inputs change and output response



### Logic Gate:

- A circuit element that performs a basic logic function
- Examples include: NOT, AND, OR, NAND, NOR, XOR, NXOR
- Single Input: NOT, BUFFER
- Double Input: AND, OR, NAND, NOR, XOR, NXOR
- Multiple Input: NOR3, AND4

### NOT



$$Y = \overline{A}$$



### **BUFFER**



$$Y = A$$

#### **AND**



$$Y = AB$$

| _A | В | Υ |
|----|---|---|
| 0  | 0 | 0 |
| 0  | 1 | 0 |
| 1  | 0 | 0 |
| 1  | 1 | 1 |

#### OR



$$Y = A + B$$

### Logic Gates Continued:

#### **XOR**



$$Y = A \oplus B$$

#### **NAND**



$$Y = \overline{AB}$$

#### **NOR**



$$Y = \overline{A + B}$$

#### **XNOR**



$$Y = \overline{A + B}$$

| A | В | Υ |
|---|---|---|
| 0 | 0 | 1 |
| 0 | 1 | 0 |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### Logic Gates Continued:

### NOR3



$$Y = \overline{A + B + C}$$

| _A | В | С | Y |
|----|---|---|---|
| 0  | 0 | 0 | 1 |
| 0  | 0 | 1 | 0 |
| 0  | 1 | 0 | 0 |
| 0  | 1 | 1 | 0 |
| 1  | 0 | 0 | 0 |
| 1  | 0 | 1 | 0 |
| 1  | 1 | 0 | 0 |
| 1  | 1 | 1 | 0 |

### AND4



$$Y = ABCD$$

| Α | В | С | Y |
|---|---|---|---|
| 0 | 0 | 0 | 0 |
| 0 | 0 | 1 | 0 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 1 |

Example of equivalent circuits:



- Types of Logic Circuits:
  - Combinational Logic
  - Sequential Logic
- Combinational Logic Circuit:
  - Has no memory
  - Outputs determined by the current values of inputs
- Sequential Logic Circuit:
  - Has memory
  - Outputs determined by the previous and the current values of inputs

- A circuit is combinatorial if it consists of connected circuit elements, such that:
  - The circuit contains no cyclic paths
  - Each circuit element is combinational
  - Each node is either an input terminal or it connects to exactly one output terminal

### Examples:

Valid combinatorial circuit:



Invalid combinatorial circuits:



#### Bus:

- A bundle of multiple signals, either input or output
- Shown by a slash through the signal line, with the number next to the slash indicating the number of bits in the bus
- If the number of bits is unimportant or obvious, the number can be omitted

### Examples:



### Boolean Equations

- Functional specification of outputs in terms of inputs
- Example1:

$$\begin{array}{c|c}
A & \\
B & \\
C_{in}
\end{array}$$
 $\begin{array}{c|c}
C & \\
C_{out}
\end{array}$ 

$$S = A \oplus B \oplus C_{in}$$

$$C_{out} = AB + AC_{in} + BC_{in}$$

**Example2:**  $A \longrightarrow \mathbb{Q} \longrightarrow Y$ 

$$Y = F(A, B) = A + B$$

- Variable Complement: A variable with a bar over it B
- Literal: A variable or its complement B or B
- Implicant: A product of literals A B
- Minterm:
  - A product that includes all input variables
- Maxterm:
  - A sum that includes all input variables

#### Sum-of-Products Format:

- Each row can be written as a minterm
- A minterm is a product (AND) of literals
- Each minterm is TRUE for that row and only that row
- Form function by combining minterms for which the output is TRUE using OR
- Hence, a sum (OR) of products (AND terms)
- Suitable for representing functions that have truth tables with more FALSE rows than TRUE rows

### Example:

 $Y = F(A, B) = \overline{A}B + AB$ 

|   |   |   |   |                               | minterm |
|---|---|---|---|-------------------------------|---------|
|   | A | В | Y | minterm                       | name    |
|   | 0 | 0 | 0 | $\overline{A} \ \overline{B}$ | $m_0$   |
| ( | 0 | 1 | 1 | Ā B                           | $m_1$   |
|   | 1 | 0 | 0 | $A\overline{B}$               | $m_2$   |
| ( | 1 | 1 | 1 | АВ                            | $m_3$   |

#### Product-of-Sums Format:

- Each row has a maxterm
- A maxterm is a sum (OR) of literals
- Each maxterm is FALSE for that row and only that row
- Form function by combining maxterms for which the output is FALSE using AND
- Thus, a product (AND) of sums (OR terms)
- Suitable for representing functions that have truth tables with more TRUE rows than FALSE rows

### Example:

 $Y = F(A, B) = (A + B)(\overline{A} + B)$ 

| A | В | Y | maxterm                       | name  |
|---|---|---|-------------------------------|-------|
| 0 | 0 | 0 | A + B                         | $M_0$ |
| 0 | 1 | 1 | $A + \overline{B}$            | $M_1$ |
| 1 | 0 | 0 | <u>A</u> + B                  | $M_2$ |
| 1 | 1 | 1 | $\overline{A} + \overline{B}$ | $M_3$ |

### Boolean Equations Example:

- You are going to excel in this course (E as output)
- If you study regularly (S as input), and
- If you do not skip assignments (A as input)

#### Exercise:

- Construct a truth table for the above example
- Express its functional specification in both the sum-of-products and product-of-sums formats
- Which format is better suited for this function (if any)?
- (Bonus) Draw the combinatorial logic circuits for both formats

### Why simplify Boolean equations?

- To decrease the number of Boolean operators
- And in turn decrease the number of logical gates required to build the corresponding logical circuit
- Which should make the circuit smaller, cheaper, and possibly faster to build

### How to simplify Boolean equations?

- Using the corresponding simplification rules
- Similar to traditional algebra, but simpler since variables have only two values (0 or 1)

### Duality in simplification rules:

ANDs and ORs, 0s and 1s are interchanged

| Rule                                               | Dual Rule                                     |                |
|----------------------------------------------------|-----------------------------------------------|----------------|
| $\overline{\overline{X}} = X$                      |                                               |                |
| X+0=X                                              | $X \cdot 1 = X$                               | (identity)     |
| X + 1 = 1                                          | $X \cdot 0 = 0$                               | (zero/one)     |
| X+X=X                                              | XX = X                                        | (absorption)   |
| $X + \overline{X} = 1$                             | $X\overline{X} = 0$                           | (inverse)      |
| X+Y=Y+X                                            | XY = YX                                       | (commutative)  |
| X + (Y + Z) =                                      | X(YZ) = (XY)Z                                 | (associative)  |
| (X+Y)+Z                                            |                                               |                |
| X(Y+Z) = XY + XZ                                   | X+YZ=                                         | (distributive) |
|                                                    | (X+Y)(X+Z)                                    |                |
| $\overline{X+Y} = \overline{X} \cdot \overline{Y}$ | $\overline{XY} = \overline{X} + \overline{Y}$ | (DeMorgan)     |

### Simplification Rules as Logical Circuits:



$$B \rightarrow B \rightarrow B$$

### Examples:

Simplify 
$$Y = AB + \overline{A}B$$
  

$$= B(A + \overline{A})$$

$$= B(1)$$

$$= B$$
Simplify  $Y = A(AB + ABC)$ 

$$= A(AB(1 + C))$$

$$= A(AB(1))$$

$$= A(AB)$$

$$= (AA)B$$

$$= AB$$

#### Exercise:

- Simplify  $Y = \overline{ABC} + A\overline{BC} + A\overline{BC}$
- Good Solution:  $\overline{BC} + A\overline{BC}$
- Better Solution:  $\overline{BC} + A\overline{B}$

#### Discussion:

 First minimize the number of gates/operators, and then select a solution with he minimum number of literals

#### Schematic:

 A diagram of a logic circuit that shows the circuit elements and the wires that connect them

### Programmable Logic Array (PLA)-Style Schematic:

- An array of AND gates followed by an array of OR gates
- That is, represent the equation in the sum-of-products format

#### How to draw the schematic:

- 1. Draw a column for each input
- 2. Place inverters (NOT gates) in the adjacent columns
- Draw rows of AND gates for each minterm, and connect them to the corresponding inputs
- Draw an OR gate for each output, and connect them to the corresponding AND gates

### Example:

 $Y = \overline{A}\overline{B}\overline{C} + A\overline{B}\overline{C} + A\overline{B}C$ 



#### Circuit Schematics Rules:

- Inputs should be placed on the left or on the top
- Outputs should be placed on the right or on the bottom
- Gates should flow from left to right
- Straight wires should be used instead of jagged wires
- Wires always connect at a T junction
- A dot where wires cross indicates a connection between the wires
- Wires crossing without a dot make no connection

#### Exercise:

Map the given circuit schematic as the truth table below



| X | Y | A | В | C | F |
|---|---|---|---|---|---|
| 0 | 0 |   |   |   |   |
| 0 | 1 |   |   |   |   |
| 1 | 0 |   |   |   |   |
| 1 | 1 |   |   |   |   |

### Example: Priority Circuit

Output corresponds to the most significant TRUE input



| $\mathbf{A}_{\!3}$                     | A <sub>2</sub>                                                | A                                                     | $A_0$                | $Y_3$          | Y <sub>2</sub>                           | Y <sub>1</sub>                                 | $Y_0$                                            |
|----------------------------------------|---------------------------------------------------------------|-------------------------------------------------------|----------------------|----------------|------------------------------------------|------------------------------------------------|--------------------------------------------------|
| 0                                      | 0                                                             | 0                                                     | 0                    | 0              | 0                                        | 0                                              | 0                                                |
| 0                                      | 0                                                             | 0                                                     | 1                    | 0              | 0                                        | 0                                              | 1                                                |
| 0                                      | 0                                                             | 1                                                     | 0                    | 0              | 0                                        | 1                                              | 0                                                |
| O                                      | 0                                                             | 1                                                     | 1                    | 0              | 0                                        | 1                                              | 0                                                |
| 0                                      | 1                                                             | 0                                                     | 0                    | 0              | 1                                        | 0                                              | 0                                                |
| 0                                      | 1                                                             | 0                                                     | 1                    | 0              | 1                                        | 0                                              | 0                                                |
| 0                                      | 1                                                             | 1                                                     | 0                    | 0              | 1                                        | 0                                              | 0                                                |
| 0                                      | 1                                                             | 1                                                     | 1                    | 0              | 1                                        | 0                                              | 0                                                |
| 1                                      | 0                                                             | 0                                                     | 0                    | 1              | 0                                        | 0                                              | 0                                                |
| 1                                      | 0                                                             | 0                                                     | 1                    | 1              | 0                                        | 0                                              | 0                                                |
| 1                                      | 0                                                             | 1                                                     | 0                    | 1              | 0                                        | 0                                              | 0                                                |
| 1                                      | 0                                                             | 1                                                     | 1                    | 1              | 0                                        | 0                                              | 0                                                |
| 1                                      | 1                                                             | 0                                                     | 0                    | 1              | 0                                        | 0                                              | 0                                                |
| 1                                      | 1                                                             | 0                                                     | 1                    | 1              | 0                                        | 0                                              | 0                                                |
| 1                                      | 1                                                             | 1                                                     | 0101010101010        | 00000001111111 | Y <sub>2</sub> 0 0 0 1 1 1 0 0 0 0 0 0 0 | 0                                              | 0                                                |
| A <sub>3</sub> 0 0 0 0 0 0 1 1 1 1 1 1 | 0<br>0<br>0<br>1<br>1<br>1<br>0<br>0<br>0<br>1<br>1<br>1<br>1 | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $\overset{\circ}{1}$ | 1              | 0                                        | Y <sub>1</sub> 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 | Y <sub>0</sub> 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |

### Priority Circuit with "Don't Cares":

Output corresponds to the most significant TRUE input

| <b>A</b> <sub>3</sub>                              | A <sub>2</sub>                                        | A                                                  | A                               | Y.              | Υ.                                                  | Υ.                                                       | Υ.                                                   |
|----------------------------------------------------|-------------------------------------------------------|----------------------------------------------------|---------------------------------|-----------------|-----------------------------------------------------|----------------------------------------------------------|------------------------------------------------------|
| $\frac{}{}$                                        | $\frac{72}{0}$                                        |                                                    | $\frac{\mathbf{v}}{\mathbf{v}}$ | 0               | 0                                                   | 0                                                        | Y <sub>0</sub> 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |
| $egin{array}{cccccccccccccccccccccccccccccccccccc$ | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$ | $egin{array}{cccccccccccccccccccccccccccccccccccc$ | 01010101010101                  | 000000011111111 | 0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0<br>0<br>0 | 0<br>0<br>1<br>1<br>0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 1                                                    |
| 0                                                  | Ö                                                     | 1                                                  | 0                               | 0               | 0                                                   | 1                                                        | 0                                                    |
| 0                                                  | 0                                                     | $\overline{1}$                                     | 1                               | 0               | 0                                                   | $\overline{1}$                                           | 0                                                    |
| 0                                                  | 1                                                     | 0                                                  | 0                               | 0               | 1                                                   | 0                                                        | 0                                                    |
| 0                                                  | 1                                                     | 0                                                  | 1                               | 0               | 1                                                   | 0                                                        | 0                                                    |
| 0                                                  | 1                                                     | 1                                                  | 0                               | 0               | 1                                                   | 0                                                        | 0                                                    |
| 0                                                  | 1                                                     | 1                                                  | 1                               | 0               | 1                                                   | 0                                                        | 0                                                    |
| 1                                                  | 0                                                     | 0                                                  | 0                               | 1               | 0                                                   | 0                                                        | 0                                                    |
| 1                                                  | 0                                                     | 0                                                  | 1                               | 1               | 0                                                   | 0                                                        | 0                                                    |
| 1                                                  | 0                                                     | 1                                                  | 0                               | 1               | 0                                                   | 0                                                        | 0                                                    |
| 1                                                  | 0                                                     | 1                                                  | 1                               | 1               | 0                                                   | 0                                                        | 0                                                    |
| 1                                                  | 1                                                     | 0                                                  | 0                               | 1               | 0                                                   | 0                                                        | 0                                                    |
| 1                                                  | 1                                                     | 0                                                  | 1                               | 1               | 0                                                   | 0                                                        | 0                                                    |
| 1                                                  | 1                                                     | 1                                                  | 0                               | 1               |                                                     | 0                                                        | 0                                                    |
| 1                                                  | 1                                                     | 1                                                  | 1                               | 1               | 0                                                   | 0                                                        | 0                                                    |

| $\mathbf{A}_{3}$ | $\mathbf{A}_{2}$ | A <sub>1</sub> | $\mathbf{A}_{0}$ | Y <sub>3</sub> 0 0 0 0 1 | Y <sub>2</sub> | Y <sub>1</sub> | $Y_0$ |
|------------------|------------------|----------------|------------------|--------------------------|----------------|----------------|-------|
| 0                | 0                | 0              | 0                | 0                        | 0              | 0              | 0     |
| 0                | 0                | 0              | 1                | 0                        | 0              | 0              | 1     |
| 0                | 0                | 1              | Χ                | 0                        | 0              | 1              | 0     |
| 0                | 1                | X              | Χ                | 0                        | 1              | 0              | 0     |
| 1                | X                | X              | X                | 1                        | 0              | 0              | 0     |

### Priority Circuit Schematic:

Output corresponds to the most significant TRUE input

| $A_3$ | A <sub>2</sub> | A <sub>1</sub> | $A_0$ | Y <sub>3</sub> 0 0 0 0 1 | Y <sub>2</sub> | Y <sub>1</sub> | Y <sub>0</sub> |
|-------|----------------|----------------|-------|--------------------------|----------------|----------------|----------------|
| 0     | 0              | 0              | 0     | 0                        | 0              | 0              | 0              |
| O     | 0              | 0              | 1     | 0                        | 0              | 0              | 1              |
| O     | 0              | 1              | Χ     | 0                        | 0              | 1              | 0              |
| 0     | 1              | X              | Χ     | 0                        | 1              | 0              | 0              |
| 1     | X              | X              | Χ     | 1                        | 0              | 0              | 0              |



#### Contention:

- Circuit tries to drive output of 0 and 1
- The actual value is 0, 1, or somewhere in between (in voltage)
- Might change with voltage, temperature, time, noise
- Often causes excessive power dissipation

$$A = 1 - Y = X$$

$$B = 0 - Y = X$$

### Contention usually indicates a bug:

- X is used for "don't care" and contention
- Look at the context to tell them apart

#### Tri-State Buffer:

- When enable (E) is true, it acts as a BUFFER gate
- When enable (E) is false,
   the output Y floats



| E | A | Y |
|---|---|---|
| 0 | 0 | Z |
| Ο | 1 | Z |
| 1 | 0 | 0 |
| 1 | 1 | 1 |

### Floating output:

- Floating output (Z) might be 0, 1, or somewhere in between (not necessarily an error)
- It is driven to the appropriate logical value when some other circuit element activates it
- If not active, the floating output is not relevant to the overall operation of the circuit

#### Tri-State Busses:

- Tri-state buffers are used to control interaction with the system memory by different hardware units
- Only one enable (en-i) signal is allowed to be active at one time
- As a result, only one hardware unit can communicate with the system memory at one time
- Hardware units include the microprocessor, a video controller, and an Ethernet controller
  - Shared memory bus is not very common in the modern architectures
  - Instead, point-to-point links are used instead



### De Morgan's Theorem Applied:

- Certain circuitry types (e.g., CMOS circuitry) are better suited for NAND and NOR gates over AND and OR gates
- $Y = \overline{AB} = \overline{A} + \overline{B}$

$$Y = \overline{A + B} = \overline{A}\overline{B}$$







### Bubble Pushing:

 Redrawing circuits by having the matching bubbles cancel out, so that the circuit functionality can be more easily determined

### Bubble Pushing Process:

- Start at the circuit outputs, and work towards the circuit inputs while using De Morgan's laws for individual pushing operations
- Push any bubbles on the final output back towards the inputs, so that the output can be expressed directly (e.g., as Y) and not as its complement (e.g., as Y)

#### Redraw each gate so that the bubbles cancel

- If the current gate has an input bubble, redraw the preceding gate with an output bubble
- If the current gate does not have an input bubble, redraw the preceding gate without an output bubble



#### Bubble Pushing Example1:

Simplify this circuit:



Step1. Y = AB + CD



- Step 2. No further simplification possible
  - Both input gates have a bubble on their output to match the input bubble on the last OR gate

#### Bubble Pushing Example2:

Simplify this circuit:



Step1.





Step3.



## Karnaugh Maps (K-Maps) /1

#### Karnaugh Maps (K-Maps):

- A technique for simplifying Boolean equations graphically
- K-maps work well on equations with four variables or less
- Based on simplification equation that eliminates A:  $PA + P\overline{A} = P$
- Each square in the K-map corresponds to a row in the matching truth table, and represents a single minterm

| A | В | C | Y |
|---|---|---|---|
| 0 | 0 | 0 | 1 |
| 0 | 0 | 1 | 1 |
| 0 | 1 | 0 | 0 |
| 0 | 1 | 1 | 0 |
| 1 | 0 | 0 | 0 |
| 1 | 0 | 1 | 0 |
| 1 | 1 | 0 | 0 |
| 1 | 1 | 1 | 0 |



| Y<br>C | B<br>00 | 01  | 11  | 10  |
|--------|---------|-----|-----|-----|
| 0      | ĀĒĈ     | ĀBĒ | ABĈ | AĒĈ |
| 1      | ĀĒC     | ĀBC | ABC | AĒC |

#### K-maps introduction:

- Start by circling 1s in adjacent squares
- In the resulting Boolean expression, include only literals whose both true and complement form are not in the circle
- The literals which have both forms included in the circle will be cancelled out

K-maps Example1:

|   | A | В | C | Y |
|---|---|---|---|---|
| - | 0 | 0 | 0 | 1 |
|   | 0 | 0 | 1 | 1 |
|   | 0 | 1 | 0 | 0 |
|   | 0 | 1 | 1 | 0 |
|   | 1 | 0 | 0 | 0 |
|   | 1 | 0 | 1 | 0 |
|   | 1 | 1 | 0 | 0 |
|   | 1 | 1 | 1 | 0 |

Adjacent entries differ

The resulting expression:

$$Y = \overline{A}\overline{B}$$

### K-maps Example2:



**Truth Table** 

| _ <b>A</b> | В | С | Y |
|------------|---|---|---|
| 0          | 0 | 0 | 0 |
| 0          | 0 | 1 | 0 |
| 0          | 1 | 0 | 1 |
| 0          | 1 | 1 | 1 |
| 1          | 0 | 0 | 0 |
| 1          | 0 | 1 | 0 |
| 1          | 1 | 0 | 0 |
| 1          | 1 | 1 | 1 |



$$Y = \overline{A}B + B\overline{C}$$

### K-maps elaboration:

- Every 1 must be circled at least once
- Use the fewest number of circles to cover all 1s
- Each circle must span a <u>rectangular</u> block of power of 2; that is,
   1, 2, 4, etc. squares in each direction
- Each circle must be as large as possible
- A circle may wrap around the edges of the K-map table
- A "don't care" (X) is circled only if it helps minimize the equation; it is not mandatory to circle any of the Xs
  - Extend an existing circle with Xs to simplify an expression

## K-maps Example3:

| A | В | C | D | Y                |
|---|---|---|---|------------------|
| 0 | 0 | 0 | 0 | 1                |
| 0 | 0 | 0 | 1 | 1<br>0           |
| 0 | 0 | 1 | 0 |                  |
| 0 | 0 | 1 | 1 | 1<br>1           |
| 0 | 1 | 0 | 0 | 0                |
| 0 | 1 | 0 | 1 | 0<br>1<br>1<br>1 |
| 0 | 1 | 1 | 0 | 1                |
| 0 | 1 | 1 | 1 | 1                |
| 1 | 0 | 0 | 0 | 1                |
| 1 | 0 | 0 | 1 | 1                |
| 1 | 0 | 1 | 0 | 1                |
| 1 | 0 | 1 | 1 | 1<br>0           |
| 1 | 1 | 0 | 0 | 0                |
| 1 | 1 | 0 | 1 | 0                |
| 1 | 1 | 1 | 0 | 0<br>0<br>0      |
| 1 | 1 | 1 | 1 | 0                |



Circles wrap around the table

# K-maps Example4:

| A | В | C | D | Y |
|---|---|---|---|---|
| 0 | 0 | 0 | 0 | 1 |
| 0 | 0 | 0 | 1 | 0 |
| 0 | 0 | 1 | 0 | 1 |
| 0 | 0 | 1 | 1 | 1 |
| 0 | 1 | 0 | 0 | 0 |
| 0 | 1 | 0 | 1 | X |
| 0 | 1 | 1 | 0 | 1 |
| 0 | 1 | 1 | 1 | 1 |
| 1 | 0 | 0 | 0 | 1 |
| 1 | 0 | 0 | 1 | 1 |
| 1 | 0 | 1 | 0 | X |
| 1 | 0 | 1 | 1 | X |
| 1 | 1 | 0 | 0 | X |
| 1 | 1 | 0 | 1 | X |
| 1 | 1 | 1 | 0 | X |
| 1 | 1 | 1 | 1 | X |



# Multiplexer (Mux) /1

### Multiplexer (Mux):

- Selects between one of N inputs and it connects it to the output
- log<sub>2</sub>N-bit selects and controls the input

### Example: 2-to-1 Mux



| S | $D_1$ | $D_0$ | Y | S | Y     |
|---|-------|-------|---|---|-------|
| 0 | 0     | 0     | 0 | 0 | $D_0$ |
| 0 | 0     | 1     | 1 | 1 | $D_1$ |
| 0 | 1     | 0     | 0 | · | •     |
| 0 | 1     | 1     | 1 |   |       |
| 1 | 0     | 0     | 0 |   |       |
| 1 | 0     | 1     | 0 |   |       |
| 1 | 1     | 0     | 1 |   |       |
| 1 | 1     | 1     | 1 |   |       |

# Multiplexer (Mux) /2

### Mux as Logic Gates:

Sum-of-products format



$$Y = D_0 \overline{S} + D_1 S$$



#### Mux as Tri-State Buffer:

- For an N-input Mux, use N tri-states
- Turn on exactly one to select the appropriate input



## Decoder /1

#### Decoder:

- Takes N inputs and provides 2<sup>N</sup> outputs
- Only one output selected at once



# Decoder /2

## Decoder implementation:



## Decoder /3

- Decoder as a logic circuit:
  - Example using OR of minterms



### Timing in a circuit:

- Delay between inputs change and output response
- Propagation delay: t<sub>pd</sub> = max delay from input to output
- Contamination delay: t<sub>cd</sub> = min delay from input to output

#### Delay is caused by

- Capacitance and resistance in a circuit
- Speed of light limitation

## Reasons why t<sub>pd</sub> and t<sub>cd</sub> may be different:

- Different rising and falling delays
- Multiple inputs and outputs, some of which are faster than others
- Circuits typically slow down when hot, and speed up when cold

### Critical (Long) and Short Paths:

- Critical (Long) Path:  $t_{pd} = 2 \times t_{pd\_AND} + t_{pd\_OR}$
- Short Path:  $t_{cd} = t_{cd\_AND}$



#### Glitch:

 When a single input change causes multiple output changes

### Example:

What happens when A = 0, C = 1, and B goes from 1 to 0?





### Glitch example visualized:



### Fixing the glitch

- How would you fix the glitch and prevent it from occurring?
- Would adding another gate fix it? If yes, which gate?

# Food for Thought

### Download and Read Assignment #1 Specifications:

 Assignment #1 is intended as an introduction to the combinatorial logic design

#### Read:

- Appendix C of the course textbook
  - Review the material discussed in the lecture notes in more detail
- (Optional) Chapter 2 of the Harris and Harris textbook

### Additional Exercises

Exercise 1.

| A                | В      | C | D | Y                |
|------------------|--------|---|---|------------------|
| 0                | 0      | 0 | 0 | 1                |
| 0                | 0      | 0 | 1 | 0                |
| 0                | 0      | 1 | 0 | 0                |
| 0                | 0      | 1 | 1 | 0<br>0<br>1<br>0 |
| 0                | 1      | 0 | 0 | 0                |
| 0                | 1      | 0 | 1 |                  |
| 0                | 1      | 1 | 0 | 1<br>1<br>0      |
| 0                | 1<br>0 | 1 | 1 | 0                |
| 1                | 0      | 0 | 0 | 0                |
| 1<br>1<br>1<br>1 | 0      | 0 | 1 | 0<br>1<br>1<br>0 |
| 1                | 0      | 1 | 0 | 1                |
| 1                | 0      | 1 | 1 | 0                |
| 1                | 1      | 0 | 0 | 1                |
| 1                | 1      | 0 | 1 | 0                |
| 1                | 1      | 1 | 0 | 0                |
| 1                | 1      | 1 | 1 | 1                |

- Write a Boolean equation in sum-of-products format for the given truth table
- 2. Minimize the derived Boolean equation so that includes as small as possible number of minterms and literals
- Draw a combinatorial circuit schematic representing the minimized Boolean equation using only NOT, AND, and OR gates
- Draw a combinatorial circuit schematic representing the minimized Boolean equation using only NOT, NAND, and NOR gates

### Additional Exercises

- Exercise 2.
  - Equation E1:

$$Y = \overline{A}\overline{B} + \overline{A}B\overline{C} + (\overline{A + \overline{C}})$$

Equation E2:

$$Y = \overline{A + \overline{A}B + \overline{A}\overline{B}} + \overline{A + \overline{B}}$$

- Minimize the given Boolean equation E1 and E2 so that each includes the minimum number of terms and literals
- Draw a combinatorial circuit schematic for the minimized equations E1 and E2 so that each includes as small as possible number of gates; your schematic has to correctly match the minimized equation